# Lab 09 Design of a Light switch



Spring 2025

Submitted by: Mohsin Sajjad

Registration No: 22pwsce2149

Class Section: A

"On my honor, as student of University of Engineering and Technology, I have neither given nor received unauthorized assistance on this academic work."

Mohan Sayad

Student Signature:

Submitted to:

Engr. Faheem Jan

Month Day, Year (11 05, 2025)

Department of Computer Systems Engineering
University of Engineering and Technology, Peshawar

## **Design of a Light switch**

## **Objective:**

Build a light switch controller such that when the push button is pressed the light if "off" turns "on" and if "on" turns "off".

# **Block Diagram:**



#### **CODE:**

```
module light_switch (
    input clk,
    input rst,
    input button,
    output reg led
);
    parameter S0 = 2'b00; // LED off
    parameter S1 = 2'b01; // LED on
    reg [1:0] state, next_state;
// Sequential block
```

```
always @(posedge clk or posedge rst) begin
    if (rst) begin
       state <= S0;
       led <= 0;
    end else begin
       state <= next_state;</pre>
       case (next_state)
         S0: led <= 0;
         S1: led <= 1;
         default: led <= 0;</pre>
       endcase
    end
  end
  // Combinational block
  always @(*) begin
    case(state)
       S0: next_state = (button) ? S1: S0;
       S1: next_state = (button) ? S0 : S1;
       default: next_state = S0;
    endcase
  end
endmodule
// Clock Divider
module Clock_Divider (
  input clock_in,
  output reg clock_out = 0
);
```

```
reg [27:0] counter = 28'd0;
  parameter DIVISOR = 28'd1000000000;
  always @(posedge clock_in) begin
    if (counter == DIVISOR - 1) begin
       counter <= 0;
       clock_out <= ~clock_out;</pre>
    end else begin
       counter <= counter + 1;</pre>
    end
  end
endmodule
// D Flip-Flop
module df1 (
  output reg q,
  input d,
  input clk,
  input rst
);
  always @(posedge clk or negedge rst) begin
    if (!rst)
       q \le 1'b0;
    else
       q <= d;
  end
endmodule
```

```
// Synchronizer (2 DFFs in series)
module Synchronizer (
  output sb,
  input d,
  input clk,
  input rst
);
  wire q;
  df1 inst1(q, d, clk, rst);
  df1 inst2(sb, q, clk, rst);
endmodule
// Level to Pulse Generator
module level_to_pulse (
  input wire clk,
  input wire rst,
  input wire level,
  output wire pulse
);
  wire q;
  df1 dff (
     .q(q),
     .d(level),
     .clk(clk),
     .rst(rst)
  );
  assign pulse = level & ~q; // Rising edge detection
```

#### endmodule

```
// Top Module
module top (
  input wire btn,
                     // Raw button input
  input wire RST,
                      // Asynchronous reset
  input wire clk,
                    // System clock
  output wire led
                     // Output LED
);
  wire sync_button;
                      // Synchronized button signal
  wire slow_clock;
                      // Divided (slow) clock
  wire pulse_button; // One-cycle pulse on button press
  // Clock Divider to reduce system clock frequency
  Clock_Divider c1 (
    .clock_in(clk),
    .clock_out(slow_clock)
  );
  // Synchronize button input to slow clock
  Synchronizer s1 (
    .clk(slow_clock),
    .d(btn),
    .rst(RST),
    .sb(sync\_button)
  );
  // Convert level-based button press to one-clock-cycle pulse
  level_to_pulse l1 (
```

```
.clk(slow_clock),
      .rst(RST),
      .level(sync_button),
      .pulse(pulse_button)
  );
  // Light switch FSM
  light_switch 12 (
      .clk(slow_clock),
      .rst(RST),
      .button(pulse_button),
      .led(led)
  );
endmodule
File Edit View Project Source Process Tools Window Layout Help
                            + D # × 4
                                           module light_ewitch (
                                              imput cik,
imput imt,
imput button,
output reg led
  Venc (*) 🚰 Implementation (*) 🚟 Simulation
                                              parameter 50 = 2'b00; // LED mff
parameter 51 = 2'b01; // LED on
```







#### **Output:**



#### **Conclusion:**

This Verilog project creates a reliable light switch using an FSM. A clock divider slows down the system clock. Button signals are synchronized and turned into short pulses. The FSM changes the LED state with each button press. This setup ensures smooth LED control without glitches.